Performance evaluation for application-specific architectures

IEEE Transactions on Very Large Scale Integration (VLSI) Systems(1995)

引用 24|浏览0
暂无评分
摘要
Performance evaluation is critical for the minimization of design cost. It consists of two parts: modeling the underlying hardware engine and evaluating the performance of the application code for the model developed in the first part. In this paper, we propose a new parameterized model for application-specific architectures and present a retargetable scheduler for performance evaluation. The model, different from those proposed previously, reflects comprehensive architectural characteristics that affect hardware parallelism. The scheduler, distinguished from previous ones, takes into account not only functional and storage unit resources but also interconnect resources during the performance evaluation. The new architecture model, together with the retargetable scheduler, enables designers to accurately evaluate the performance of a variety of ASIC and ASIP architectures.
更多
查看译文
关键词
application-specific architecture,new architecture model,hardware parallelism,application code,retargetable scheduler,comprehensive architectural characteristic,underlying hardware engine,asip architecture,new parameterized model,performance evaluation,engines,application specific integrated circuits,hardware,scheduling,integrated circuit design,computer architecture,resource management,vlsi,registers,very large scale integration,asic,process design
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要