Scalable and Area Efficient Concurrent Interleaver for High Throughput Turbo-Decoders

PROCEEDINGS OF THE EUROMICRO SYSTEMS ON DIGITAL SYSTEM DESIGN(2004)

引用 19|浏览0
暂无评分
摘要
Parallel Turbo Decoder architectures have recently been proposed to reach high-throughput channel decoding capacity.However, the implementation of the underlying parallel interleaving subsystem suffers from memory access conflicts; those translate into logic overhead and critical path issues which are blocking factors for handheld System-on-Chip solutions.In this paper, we explore several architecture and VLSI design strategies that drastically reduce the logic overhead and data-path delays of concurrent interleaving architectures.A novel stalling mechanism is introduced that reduces the interleaving subsystem die area and improves the architecture scalability with respect to the number of MAP producers. ASIC synthesis results in 0.18驴m and 0.13驴m CMOS STMicroelectronics technologies demonstrate the efficiency of the proposed VLSI concurrent interleaving architecture.
更多
查看译文
关键词
parallel turbo decoder architecture,vlsi design strategy,area efficient concurrent interleaver,proposed vlsi,high throughput turbo-decoders,asic synthesis result,logic overhead,concurrent interleaving architecture,map producer,underlying parallel interleaving subsystem,interleaving subsystem die area,architecture scalability,high throughput,system on chip,logic design,vlsi design,vlsi,critical path,decoding,turbo codes
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要