A 6bit, 1.2GSps Low-Power Flash-ADC in 0.13"m Digital CMOS

DATE(2007)

引用 132|浏览2
暂无评分
摘要
A 6 bit flash-ADC with 1.2 GSps, wide analog bandwidth and low power, realized in a standard digital 0.13 μm CMOS copper technology is presented. Employing capacitive interpolation gives various advantages when designing for low power: no need for a reference resistor ladder, implicit sample-and-hold operation, no edge effects in the interpolation network (as compared to resistive interpolation), and a very low input capacitance of only 400 fF, which leads to an easily drivable analog converter interface. Operating at 1.2 GSps, the ADC achieves an effective resolution bandwidth (ERBW) of 700 MHz, while consuming 160 mW of power. At 600 MSps we achieve an ERBW of 600 MHz with only 90 mW power consumption, both from a 1.5 V supply. This corresponds to outstanding figure-of-merit numbers (FoM) of 2.2 and 1.5 pJ/convstep, respectively. The module area is 0.12 mm2.
更多
查看译文
关键词
low-power flash-adc,low power,effective resolution bandwidth,capacitive interpolation,m digital cmos,edge effect,low input capacitance,power consumption,wide analog bandwidth,drivable analog converter interface,implicit sample-and-hold operation,interpolation network,capacitors,cmos technology,linearity,bandwidth,capacitance,low power electronics,circuits,figure of merit,copper,interpolation,resistors
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要