An Embedded Reconfigurable Datapath for SoC

FCCM 2005: 13TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS(2005)

引用 5|浏览1
暂无评分
摘要
In this paper we present the new version of a multi-context reconfigurable datapath called PiCoGA (Pipelined Configurable Gate Array). The device provides a clear interface model and can be easily embedded in SoC systems where low power consumption and high computation capability are required. New logic cells and routing architecture have been designed for an efficient implementation of computation-intensive algorithms. The integration of a dedicated control unit for pipeline activity control provides a dataflow computational model which is easy to be integrated in a SoC. The embedded datapath has been designed using a 0.13µm CMOS technology. The implementation of several functions in the datapath achieves an average Gate Density of 1.3 KGates/mm2 for each of the four available contexts.
更多
查看译文
关键词
dedicated control unit,pipelined configurable gate array,clear interface model,average gate density,new logic cell,efficient implementation,soc system,multi-context reconfigurable datapath,reconfigurable datapath,embedded datapath,dataflow computational model,embedded computing,embedded systems,routing,computer model,cmos technology,logic design,system on chip,soc
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要