A case study: power and performance improvement of a chip multiprocessor for transaction processing

IEEE Transactions on Very Large Scale Integration (VLSI) Systems(2005)

引用 4|浏览1
暂无评分
摘要
Current high-end microprocessor designs focus on increasing instruction parallelism and clock frequency at the expense of power dissipation. This paper presents a case study of a different direction, a chip multiprocessor (CMP) with a smaller processor core than a baseline high-end 130-nm 64-bit SPARC server uniprocessor. We demonstrate that the size of the baseline processor core can be reduced by 2/3 using a combination of logical resource reduction and dense custom macros while still delivering about 70% of the TPC-C performance. Circuit speed is traded for power reduction by reducing the power supply from 1.0 to 0.8 V and increasing transistor channel lengths by 12.5% above the minimum. The resulting CMP with six reduced size cores and 4-MB L2 cache is estimated to run at 1.8 GHz while consuming less than 30% of the power compared to the scaled baseline dual-core processor running at 2.4 GHz. The proposed CMP is more than four times higher in TPC/W than the dual-core processor, facilitating the design of high-density servers.
更多
查看译文
关键词
dual-core processor,current high-end microprocessor design,chip multiprocessor,power supply,smaller processor core,baseline dual-core processor,case study,performance improvement,proposed cmp,logical resource reduction,power dissipation,power reduction,transaction processing,baseline processor core,energy efficiency,frequency,vlsi,very large scale integration,computer aided software engineering,low power electronics,circuits,process design
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要