On-chip samplers for test and debug of asynchronous circuits

Berkeley, CA(2007)

引用 3|浏览1
暂无评分
摘要
On-chip high-bandwidth sampling circuits supplement traditional test and debug techniques by non-invasively probing analog voltages for off-chip measurement. Existing circuits rely on sub-sampling techniques and thus require a synchronous clock. We extend these ideas to asynchronous circuits by combining an analog sampling head with a variable delay element and activating this circuit with an asynchronously triggered event. Repeated triggering events with different delays emulate sub-sampling. Simulations in a 180 nm technology of SRAM timing margins and GasP control failure modes show this technique can probe asynchronous signals with high fidelity.
更多
查看译文
关键词
analogue-digital conversion,asynchronous circuits,clocks,logic testing,SRAM timing margins,asynchronous circuit debugging,asynchronously triggered event,circuit testing,control failure modes,noninvasively probing analog voltages,on-chip high-bandwidth sampling circuits,size 180 nm,synchronous clock,variable delay element
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要