STEAC: A Platform for Automatic SOC Test Integration

IEEE Transactions on Very Large Scale Integration (VLSI) Systems(2007)

引用 18|浏览3
暂无评分
摘要
The lack of electronic design automation tools for system-on-chip (SOC) test integration increases SOC development time and cost, so SOC test integration tools are important in the success of promoting SOC. We have stressed practical SOC test integration issues, including real problems found in test scheduling, test input/output (I/O) reduction, timing of functional test, scan I/O sharing, etc. In this paper, we further consider the requirement of integrating at-speed testing of embedded cores - to detect timing-related defects, our test architecture is equipped with at-speed test capability. Test scheduling is done based on our test architecture and test access mechanism, considering I/O resource constraints. Detailed scheduling further reduces the overall test time of the system chip. All these techniques are integrated into an automatic flow to facilitate SOC test integration. The test integration platform has been applied to both academic and industrial SOC cases. The chips have been designed and fabricated. The measurement results justify the approach - simple and efficient, i.e., short test integration cost, short test time, and small hardware and pin overhead.
更多
查看译文
关键词
soc test integration tool,short test integration cost,integrated circuit testing,test scheduling,automatic soc test integration,system-on-chip test integration,overall test time,functional test,practical soc test integration,electronic design automation tools,scan test,system-on-chip,ieee 1500,short test time,soc test integration,test access mechanism (tam),system-on-chip (soc),at-speed test capability,core test language (ctl),test architecture,logic testing,computer architecture,electronic design automation,system testing,time measurement,input output,functional testing,system on chip,job shop scheduling,chip,system on a chip
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要