Analysis of performance and reliability trade-off in dummy pattern design for 32-nm technology

San Jose, CA(2009)

引用 8|浏览0
暂无评分
摘要
Deep sub-micron technologies employ dummy metal fills in the interconnect layouts with adequate pre-CMP pattern density distribution to achieve post-CMP planarization. Dummy metal placement has a significant impact on interconnect parasitic capacitance and it also alters the mechanical stresses in the interconnect structure. The combined effects of dummy placement on the parasitic capacitance and the mechanical stresses are examined in this study. The impact of the dummy placement is found to be strongly correlated with the dummy fill pattern. Some patterns studied here result in improved interconnect parasitic parameters but lead to a deterioration in the local stress fields that are of reliability concern. Therefore, the dummy placement must be designed such that both performance and reliability are taken into consideration.
更多
查看译文
关键词
dummy fill pattern,reliability trade-off,parasitic capacitance,dummy placement,reliability concern,significant impact,dummy metal,mechanical stress,dummy pattern design,32-nm technology,dummy metal placement,parasitic parameter,adequate pre-cmp pattern density,couplings,geometry,chemical mechanical planarization,pattern analysis,design for manufacturability,reliability,metals,chemical mechanical polishing,stress,dielectrics,layout,capacitance,copper,partial differential equations,planarization,manufacturing,design for manufacture
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要