Analyses of Static and Dynamic Random Offset Voltages in Dynamic Comparators

IEEE Transactions on Circuits and Systems I: Regular Papers(2009)

引用 250|浏览0
暂无评分
摘要
When mismatches are present in a dynamic comparator, due to internal positive feedback and transient response, it is always challenging to analytically predict the input-referred random offset voltages since the operating points of transistors are time varying. In this paper, a novel balanced method is proposed to facilitate the evaluation of operating points of transistors in a dynamic comparator. Thus, it becomes possible to obtain an explicit expression for offset voltage in dynamic comparators. We include two types of mismatches in the model: 1) static offset voltages from the mismatch in muCox and threshold voltage Vth and 2) dynamic offset voltage due to the mismatch in the parasitic capacitances. From the analytical models, designers can obtain an intuition about the main contributors to offset and also fully explore the tradeoffs in dynamic comparator design, such as offset voltage, area and speed. To validate the balanced method, two topologies of dynamic comparator implemented in 0.25-mum and 40-nm CMOS technology are applied as examples. Input-referred offset voltages are first derived analytically based on SPICE Level 1 model, whose values are compared with more accurate Monte Carlo transient simulations using a sophisticated BSIM3 model. A good agreement between those two verifies the effectiveness of the balanced method. To illustrate its potential, the explicit expressions of offset voltage were applied to guide the optimization of ldquoLewis-Grayrdquo structure. Compared to the original design, the input offset voltage was easily reduced by 41% after the optimization while maintaining the same silicon area.
更多
查看译文
关键词
cmos analogue integrated circuits,dynamic comparator design,spice,dynamic comparators,threshold voltage vth,explicit expression,lewis-gray structure,static offset voltage,size 40 nm,bsim3 model,cmos technology,random offset voltage,analytical model,monte carlo method,dynamic comparator,dynamic offset voltage,comparators (circuits),novel balanced method,parasitic capacitance mismatch,operating point,size 0.25 mum,balanced method,spice level 1 model,positive feedback,monte carlo methods,semiconductor device modeling,monte carlo,topology,transient response,parasitic capacitance,feedback,threshold voltage
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要