Optimistic Peripheral Devices Performance by Virtual Regionalized Network-on-Chip

Dalian(2009)

引用 1|浏览0
暂无评分
摘要
The multi-core has become inevitable and on-chip communications network to replace the traditional structure of the shared bus architecture has become the trend of the computer science development. Obverse that a general router in mesh NoC have four access interfaces, at the border of the chip does not take full advantage of these interfaces, that is say, only router in middle of chip fully utilized. Hence, we have the main peripheral controllers are directly connected to the router of these unutilized interfaces, means border unutilized routing interface. Then the paper proposes an architecture that the NoC mesh network is divided into several virtual regions which take advantage of applications characteristics to adapt the IO external communication requirements and of the applications self internal communication patterns. Suit for parallel programming model, high I/O demanding system and utilize the existing hardware resources, our scheme is promising.
更多
查看译文
关键词
parallel programming model,high i/o demanding system,regionalized network on chip (noc),network router,network routing,multi-core architecture,hardware resource,i/o performance,peripheral controller,optimistic peripheral device performance,access interface,computer science development,multicore technology,network topology,scalable communication,noc mesh network,multiprocessing systems,full advantage,on-chip communications network,general router,applications characteristic,peripheral interfaces,unutilized interface,applications self internal communication,virtual regionalized network-on-chip,network-on-chip,io external communication requirement,self internal communication pattern,optimistic peripheral devices performance,mesh noc,shared bus architecture,mesh network,network on chip,chip
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要