A 32-Gb/s on-chip bus with driver pre-emphasis signaling

IEEE Transactions on Very Large Scale Integration (VLSI) Systems(2009)

引用 33|浏览0
暂无评分
摘要
This paper describes a differential current-mode bus architecture based on driver pre-emphasis for on-chip global interconnects that achieves high-data rates while reducing bus power dissipation and improving signal delay latency. The 16-b bus core fabricated in 0.25-µm complementary metal-oxide-semiconductor (CMOS) technology attains an aggregate signaling data rate of 32 Gb/s over 5-10-mm-long lossy interconnects. With a supply of 2.5 V, 25.5-48.7-mW power dissipation was measured for signal activity above 0.1, equivalent to 0.80-1.52 pJ/b. This work demonstrates a 15.0%-67.5% power reduction over a conventional single-ended voltage-mode static bus while reducing delay latency by 28.3% and peak current by 70%. The proposed bus architecture is robust against crosstalk noise and occupies comparable routing area to a reference static bus design.
更多
查看译文
关键词
differential current-mode bus architecture,lossy interconnects,power reduction,power dissipation,on-chip bus,16-b bus core,bus power dissipation,proposed bus architecture,single-ended voltage-mode static bus,delay latency,reference static bus design,cmos technology,voltage,energy efficiency,repeaters,power transmission lines,complementary metal oxide semiconductor,propagation delay,chip,bandwidth,pre emphasis
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要