Compiler-assisted leakage-aware loop scheduling for embedded VLIW DSP processors

Journal of Systems and Software(2010)

引用 13|浏览1
暂无评分
摘要
As feature size shrinks, leakage energy consumption has become an important concern. In this paper, we develop a compiler-assisted instruction-level scheduling technique to reduce leakage energy consumption for applications with loops on VLIW architecture. In the proposed technique, we obtain the schedule with minimum leakage energy from the ones that are generated by repeatedly regrouping a loop based on rotation scheduling and bipartite-matching. We conduct experiments on a set of benchmarks from DSPstone, Mediabench, Netbench, and MiBench based on the power model of the VLIW processors. The results show that our algorithm can achieve significant leakage energy saving compared with the previous work.
更多
查看译文
关键词
significant leakage energy,compiler-assisted leakage-aware loop scheduling,loop scheduling,embedded vliw dsp processor,minimum leakage energy,leakage energy consumption,important concern,vliw architecture,dsp applications,proposed technique,leakage power,compiler-assisted instruction-level scheduling technique,vliw processor,rotation scheduling,feature size,bipartite matching
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要