Synthesis of Floating-Point Addition Clusters on FPGAs Using Carry-Save Arithmetic.

FPL(2010)

引用 14|浏览1
暂无评分
摘要
A new method to synthesize clusters of floating-point addition operations on FPGAs is presented. Similar to Altera’s floating-point data path compiler, it performs normalization once, at the output of the cluster operation. All significands in the clustered operation are denormalized in parallel with respect to the largest exponent: a fixed-point compressor tree then sums the aligned significands, followed by normalization and rounding. Compared to Altera’s floating-point datapath compiler, our method reduces the critical path delay by as much as 20%, and area by as much as 29% on Altera Stratix III FPGAs.
更多
查看译文
关键词
floating-point addition clusters,altera stratix iii fpgas,floating-point datapath compiler,largest exponent,cluster operation,critical path delay,new method,fixed-point compressor tree,carry-save arithmetic,floating-point addition operation,floating-point data path compiler,adders,fixed point,fpgas,floating point arithmetic,normalization,critical path,floating point,fuses,rounding,fixed point arithmetic,detectors,fpga,field programmable gate arrays,design automation
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要