Reconfigurable Cache Implemented on an FPGA

Reconfigurable Computing and FPGAs(2010)

引用 7|浏览0
暂无评分
摘要
Cache memory is a common structure in computer system and has an important role in microprocessor performance. A relationship between the performance of particular algorithm and main cache parameters such as associativity, number of words per block and cache size has been demonstrated. In this paper, we propose a reconfigurable cache with several working modes. The cache was physically implemented on an FPGA, connected to an embedded processor and tested for different algorithms, profiting the configuration facilities of these devices. A test platform was also developed. We report some performance parameters of interest.
更多
查看译文
关键词
different algorithm,microprocessor performance,computer system,cache memory,common structure,cache size,performance parameter,reconfigurable cache,configuration facility,main cache parameter,profitability,embedded systems,fpga,field programmable gate arrays,delta modulation,embedded processor,algorithm design and analysis,testing
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要