谷歌浏览器插件
订阅小程序
在清言上使用

FPGA Based High-Speed Parallel Transmission System Design and Implementation

ISDEA), 2010 International Conference(2011)

引用 3|浏览0
暂无评分
摘要
High-speed parallel transmission is significant for the study of high-speed transmission. The high-speed serial transmission has high performance whereas costs large amount of hardware and calls for complex implementation. Reduction of data valid window, data and clock skew, and clock jitter are three crucial negative factors for high-speed parallel transmission. The paper analyses these factors, and proposes a novel high-speed parallel transmission system with corresponding FPGA based solutions. For clock skew inside FPGA, it is eliminated by delayed locked loop through feedback. Besides, voltage controlled oscillator can eliminate the inherent jitter by regenerating the clock. Lastly, adjusting the relative phase of data and clock can overcome reduction of data valid window and skew introduced by transmission. Modules of error detecting and correcting, and training are associated with the system to improve the performance further. Measured experimental results confirm the system can achieve the bandwidth up to the level of several giga bit per second with very low bit error rate.
更多
查看译文
关键词
high-speed serial transmission,corresponding fpga,clock jitter,data valid window,giga bit,clock skew,high-speed transmission,parallel transmission system design,high performance,novel high-speed parallel transmission,high-speed parallel transmission,delay lock loop,bit error rate,skew,voltage controlled oscillator,parallel,system design,data validation,fpga,parallel processing,error detection,error detection and correction,error correction,jitter,field programmable gate arrays
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要