Adaptive Techniques for Overcoming Performance Degradation Due to Aging in CMOS Circuits

IEEE Transactions on Very Large Scale Integration (VLSI) Systems(2011)

引用 88|浏览1
暂无评分
摘要
Negative bias temperature instability (NBTI) in pMOS transistors has become a major reliability concern in present-day digital circuit design. Further, with the recent introduction of Hf-based high-k dielectrics for gate leakage reduction, positive bias temperature instability (PBTI), the dual effect in nMOS transistors, has also reached significant levels. Consequently, designs are required to build in substantial guardbands in order to guarantee reliable operation over the lifetime of a chip, and these involve large area and power overheads. In this paper, we begin by proposing the use of adaptive body bias (ABB) and adaptive supply voltage (ASV) to maintain optimal performance of an aged circuit, and demonstrate its advantages over a guard banding technique such as synthesis. We then present a hybrid approach, utilizing the merits of both ABB and synthesis, to ensure that the resultant circuit meets the performance constraints over its lifetime, and has a minimal area and power overhead, as compared with a nominally designed circuit.
更多
查看译文
关键词
CMOS integrated circuits,MOSFET,ageing,hafnium,high-k dielectric thin films,integrated circuit design,integrated circuit reliability,CMOS circuits,Hf,Hf-based high-k dielectrics,PBTI,adaptive body bias techniques,adaptive supply voltage,digital circuit design,gate leakage reduction,guard banding technique,nMOS transistors,negative bias temperature instability,pMOS transistors,positive bias temperature instability,power overhead
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要