谷歌浏览器插件
订阅小程序
在清言上使用

A Low Power and Wide Range Programmable Clock Generator with a High Multiplication Factor.

IEEE transactions on very large scale integration (VLSI) systems(2011)

引用 26|浏览2
暂无评分
摘要
A programmable delay locked loop (DLL) based clock generator, providing a high multiplication factor, has been developed in a 0.18-mu m CMOS technology. Utilizing the proposed pulse generator, purely consisting of D flip flops (DFFs) and inverters, the clock generator provides a high multiplication factor of up to 24. It consumes only 16.2 mW when generating 2.16 GHz output signals. In addition, the proposed saturated-type unit delay cell adopted in the voltage controlled delay line (VCDL) is capable of providing a long delay while maintaining fast-switching signal edges. Thus, the DLL can lock up an input reference frequency as low as 30 MHz while maintaining good phase noise performance and small chip area occupancy. The phase noise is -88.7 and -99.8 dBc/Hz at 10 kHz and 100 kHz offsets, respectively, from the operating frequency of 1.2 GHz, which is equivalent to a 1.7 ps RMS jitter. The active chip area takes only 0.051 mm(2).
更多
查看译文
关键词
Clock generator,delay cell,delay locked loop (DLL),multiplication factor,programmable
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要