Fine-grained analysis and design of ASIP instruction set for application of encryption

Proceedings of the 2011 ACM Symposium on Research in Applied Computation(2012)

引用 1|浏览0
暂无评分
摘要
Focusing on the defects of application-specific integrated processor (ASIP) design for encryption including complexity, long-term of development and lack of compatibility, in this paper we present an ASIP design method based on reconfigurable embedded RISC processor core, taking advantage of novel fine-grained code analysis technology. This relatively concise design process includes taking fine-grained analysis of target encryption code, extending instructions of the critical parts, and coupling the extended instructions as a co-processor in hardware structure with a general main-processor. As an instance, we take secure hash algorithm (SHA) as the target code, design and implement an ASIP in this process. The hardware verification and implementation result signifies that the designed processor has, at expense of relatively small chip area consumed, achieved obvious increase of performance for encryption.
更多
查看译文
关键词
application specific integrated circuits,coprocessors,cryptography,instruction sets,reduced instruction set computing,ASIP design method,ASIP instruction set,application-specific integrated processor design,chip area,co-processor,encryption code,fine-grained analysis,fine-grained code analysis technology,fine-grained design,hardware structure,hardware verification,main-processor,reconfigurable embedded RISC processor core,secure hash algorithm,ASIP,co-processor,encryption,fine-grained analysis,instruction extension,
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要