Parasitic-Aware Optimization and Retargeting of Analog Layouts: A Symbolic-Template Approach

IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems(2008)

引用 55|浏览0
暂无评分
摘要
Layout parasitics can significantly affect the performance of analog integrated circuits (ICs). In this paper, a systematic method of optimizing an existing analog layout considering parasitics is presented for technology migration and performance retargeting. This method represents the locations of layout rectangle edges as variables and extracts circuit and layout integrity such as device symmetry, matching, and design rules as constraints. To ensure the desired circuit performance, bounds of layout parasitics are determined first. These bounds are used to constrain the layout geometries while retargeting existing high-quality layouts across technologies and specification sets. The problem is then solved by a graph-based algorithm combined with nonlinear optimization. The proposed method has been implemented in a parasitic-aware automatic layout optimization and retargeting tool (intellectual property reuse-based analog IC layout). Its efficiency and effectiveness are demonstrated by successfully retargeting operational amplifiers within 1 min of CPU time.
更多
查看译文
关键词
analogue integrated circuits,analog layouts,layout geometries,circuit analysis computing,existing analog layout,parasitic-aware optimization,reuse-based analog ic layout,analog layout optimization,operational amplifiers,performance retargeting,retargeting,existing high-quality layout,analog integrated circuits,retargeting tool,nonlinear optimization,layout rectangle edge,layout parasitics,graph theory,IC layout,layout automation,performance,symbolic-template approach,layout integrity,parasitic-aware automatic layout optimization,graph-based algorithm,Analog integrated circuits (ICs)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要