A single chip video signal processing architecture for image processing, coding, and computer vision

IEEE Transactions on Circuits and Systems for Video Technology(1995)

引用 26|浏览0
暂无评分
摘要
A new VLSI (CMOS) architecture for an internally multiprocessing, single chip, SIMD-based video signal processor (VSP) is presented. The limitations of extended DSP architectures and conventional array processors are discussed in the context of image processing, coding and computer vision. How this gives rise to the architecture is described. Architectural flexibility is provided by the integration of a novel array-based processing core, together with a RISC processor, intelligent memory interface processor, and internal cache RAM. The array core architecture is a second generation, enhanced array whose key features are: 2 b datapath, dual processor mesh-connected array planes and combined SIMD/systolic functionality. The core is optimized for 2-D windowed operations, particularly 2-D multiply-accumulation and transforms. The device is expected to operate at 80 MHz on low voltage silicon and deliver real-time performance across a range of target applications
更多
查看译文
关键词
extended dsp architecture,computer vision,single chip video signal,intelligent memory interface processor,dual processor,mesh-connected array plane,risc processor,conventional array processor,processing architecture,simd-based video signal processor,image processing,novel array-based processing core,enhanced array,array core architecture,computer architecture,chip,very large scale integration,vlsi,low voltage,reduced instruction set computing,signal processing,real time,cmos
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要