Temporal Performance Degradation under RTN: Evaluation and Mitigation for Nanoscale Circuits

VLSI(2012)

引用 11|浏览2
暂无评分
摘要
Random telegraph noise (RTN) is one of the critical reliability concerns in nanoscale circuit design, and it is important to consider the impact of RTN on the circuits' temporal performance. This paper proposes a framework to evaluate the RTN-induced performance degradation and variation of digital circuits, and the evaluation results show that RTN can result in 54.4% degradation and 59.9% variation on the circuit delay at 16nm technology node. Power supply tuning and gate sizing techniques are investigated to demonstrate the impact of such circuit-level techniques on mitigating the RTN effect.
更多
查看译文
关键词
evaluation result,digital circuit,nanoscale circuit design,rtn-induced performance degradation,temporal performance,circuit delay,circuit-level technique,critical reliability concern,rtn effect,temporal performance degradation,power supply tuning,nanoscale circuits,digital circuits,nanotechnology,integrated circuit design
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要