On Achieving Capture Power Safety in At-Speed Scan-Based Logic BIST.

ATS '13 Proceedings of the 2013 22nd Asian Test Symposium(2014)

引用 4|浏览1
暂无评分
摘要
The applicability of at-speed scan-based logic built-in self-test (BIST) is being severely challenged by excessive capture power that may cause erroneous test responses for good chips. Different from conventional low-power BIST, this paper is the first that has explicitly focused on achieving capture power safety with a practical scheme called capture-power-safe BIST (CPS-BIST). The basic idea is to identify all possibly erroneous test responses and use the well-known technique of mask (partial-mask or full-mask) to block them from reaching the MISR. Experiments with large benchmark and industrial circuits show that CPS-BIST can achieve capture power safety with negligible impact on both test quality and area overhead.
更多
查看译文
关键词
power safety,conventional low-power bist,test quality,erroneous test response,achieving capture power safety,capture power safety,at-speed scan-based logic,excessive capture power,basic idea,at-speed scan-based logic bist,area overhead,capture-power-safe bist
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要