Design of Ultra Lowpower Full Adder Using Modified Branch Based Logic Style

Modelling Symposium(2013)

引用 2|浏览0
暂无评分
摘要
In this paper a novel method has been proposed for the problem of repeating a transistor controlled by the same input in two parallel branches in Branch Based Logic- Pass Transistor Full Adder (BBL-PT FA). In BBL-PT FA carry block is designed by using branch based logic style and sum block is with pass transistor logic style. The modifications are done for carry block. Common transistor in parallel branches is taken out and kept one transistor for parallel branches. This method provides advantages of reduced number of transistors, decrease in die area of the design, and power dissipation. Designed circuits are simulated using spectre simulator in virtuoso tool provided by Cadence Design Systems Electronic Design Automation (EDA) tool. Simulations have been done using Generic Process Design Kits 180, 90, and 45 nanometer technology files with supply voltage of 1.8V, 1.2V, 1.1V respectively and operating frequency 500MHz. Simulation results show that the proposed solution gives better results.
更多
查看译文
关键词
logic style,bbl-pt fa,pass transistor logic style,common transistor,ultra lowpower full adder,modified branch,cadence design systems electronic,novel method,sum block,generic process design kits,parallel branch,design automation,adders,logic design,full adder,low power electronics
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要