A Counterflow Pipeline Experiment

B Coates,J Ebergen, J Lexau,S Fairbanks, I Jones, A Ridgway,D Harris,I Sutherland

ASYNC '99: Proceedings of the 5th International Symposium on Advanced Research in Asynchronous Circuits and Systems(1999)

引用 6|浏览33
暂无评分
摘要
The counterflow pipeline architecture [12] consists of two interacting pipelines in which data items flow in opposite directions. interactions occur between two items when they meet irt a stage. We present the design decisions for; and test measurements from, an asynchronous chip that explores the basic ideas of such an architecture. We built the chip in order to confirm proper operation of the arbiters required to ensure that each and every item flowing in one direction interacts with each and every item flowing in the other direction.Our chip, named "Zeke," was built in 0.6 mu m CMOS through the MOSIS fabrication facility. The maximum total throughput of the chip, which is the sum of the throughputs of the two pipelines, varies between 491 MDI/s (Mega Data Items per second) and 699 MDI/s, depending on the amount of interaction that rakes place. Under average data and operating conditions the performance of our chip was roughly halfway between these throughput values.
更多
查看译文
关键词
CMOS digital integrated circuits,data flow computing,instruction sets,microprocessor chips,pipeline processing,0.6 micron,CMOS,MOSIS fabrication facility,Zeke,arbiters,asynchronous chip,counterflow pipeline architecture,data item flow,interacting pipelines,maximum total throughput,
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要