An SOC Test Integration Platform and Its Industrial Realization

ITC(2004)

引用 16|浏览19
暂无评分
摘要
One of the major costs in system-on-chip (SOC) development is test cost, especially the cost related to test integration. Although there have been plenty of research works on individual topics about SOC testing, few of them took into account the practical integration issues. In this paper, we stress the practical SOC test integration issues, including real problems found in test scheduling, test IO reduction, timing of functional test, scan IO sharing, etc. A test scheduling method is proposed based on our test architecture and test access mechanism (TAM), considering IO resource constraints. Detailed scheduling further reduces the overall test time of the system chip. We also present a test wrapper architecture that supports the coexistence of scan test and functional test. The test integration platform has been applied to an industrial SOC case. The chip has been designed and fabricated. The measurement results justify the approach - simple and efficient, i.e., short test integration cost, short test time, and small area overhead.
更多
查看译文
关键词
short test integration cost,industrial realization,overall test time,soc test integration platform,test cost,short test time,test integration platform,test io reduction,functional test,test architecture,practical soc test integration,test access mechanism,chip,integrated circuit design,scheduling,system on chip,functional testing
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要