A 65nm dual-mode baseband and multimedia application processor SoC with advanced power and memory management

ASP-DAC(2009)

引用 3|浏览21
暂无评分
摘要
A Dual-mode baseband (W-CDMA/HSDPA and GSM/GPRS/EDGE) and multimedia application processor SoC is described. The SoC fabricated in triple-Vth 65nm CMOS has 3 CPU cores and 20 separate power domains to achieve both high performance and low power. The SoC adopts the Partial Clock Activation scheme that reduces power by 42% for long-time music replay. The IP-MMU is introduced to reduce maximum memory footprint by 43MB, sharing external memory among CPUs and HW-IPs using virtual address space that enables reuse of physically fragmented memory.
更多
查看译文
关键词
microprocessor chips,multimedia systems,system-on-chip,CMOS,IP-MMU,dual-mode baseband,maximum memory footprint reduction,multimedia application processor SoC,partial clock activation scheme
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要