A 12-B 56ms/S Pipelined Adc In 65nm Cmos

PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE(2009)

引用 5|浏览8
暂无评分
摘要
This paper describes a 1.2V, 12-b pipelined ADC implemented in a 65nm CMOS process. The circuit design techniques used to obtain high gain operational amplifiers in a deep-submicron process are described. A novel top-level simulation methodology is used to quantify the transient errors in each subrange stage, allowing their optimal design. The circuit employs various techniques for power reduction: class A-B opamps, improved reference design, and frequency-to-current biasing.
更多
查看译文
关键词
optimal design,circuit design,operational amplifier,operational amplifiers,cmos integrated circuits
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要