Low Power 10-B 250 Msample/S Cmos Cascaded Folding And Interpolating A/D Converter

IEICE TRANSACTIONS ON ELECTRONICS(2009)

引用 3|浏览2
暂无评分
摘要
This paper introduces a new folding amplifier in a folding and interpolating 10-b ADC. The amplifier consists of current mirrors and differential stages. Only one current source is exploited in cascaded differential pairs, which reduces the power consumption significantly. In the folding circuit. the interpolation is implemented with a current division technique. An experiment of the amplifier in 10-b folding signal has been integrated in a single-poly four-metal 0.35 mu m CMOS process. The simulation in 10-b folding ADC shows that power consumption is 225 mW at the sampling speed of 250 Msample/s and the power supply of 3.3 V. The preliminary experiment indicates the current steering folder and digital bits operate as expected.
更多
查看译文
关键词
A/D converter, current mirror, folding, interpolation, CMOS process
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要