A Sub 100 Mw H.264 Mp@L4.1 Integer-Pel Motion Estimation Processor Core For Mbaff Encoding With Reconfigurable Ring-Connected Systolic Array And Segmentation-Free, Rectangle-Access Search-Window Buffer

IEICE TRANSACTIONS ON ELECTRONICS(2008)

引用 5|浏览4
暂无评分
摘要
We describe a sub 100-mW H.264 MP@L4.1 integerpel motion estimation processor core for low power video encoder. It supports macro block adaptive frame field (MBAFF) encoding and bidirectional prediction for a resolution of 1920 x 1080 pixels at 30fps. The proposed processor features a novel hierarchical algorithm, reconfigurable ring-connected systolic array architecture and segmentation-free, rectangle-access search window buffer. The hierarchical algorithm consists of a fine search and a coarse search. A complementary recursive cross search is newly introduced in the coarse search. The fine search is adaptively carried out, based on an image analysis result obtained by the coarse search. The proposed systolic array architecture minimizes the amount of transferred data, and lowers computation cycles for the coarse and fine searches. In addition, we propose a novel search window buffer SRAM that has instantaneous accessibility to a rectangular area with arbitrary location. The processor core has been designed with a 90 nm CMOS design rule. Core size is 2.5 x 2.5 mm(2). One core supports one-reference-frame and dissipates 48 mW at 1 V. Two core configuration consumes 96 mW for two-reference-frame search.
更多
查看译文
关键词
low power, motion estimation, H.264, systolic array, MBAFF, SRAM
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要