Chrome Extension
WeChat Mini Program
Use on ChatGLM

Analysis and Minimization of Substrate Spurs in Fractional-N Frequency Synthesizers

Analog integrated circuits and signal processing(2012)

Cited 10|Views3
No score
Abstract
This paper analyses substrate-related spurious tones in fractional-N phase-locked loops with integrated VCOs. Spur positions are calculated and experimentally verified as a function of the divider ratios of prescaler and programmable divider. For an integrated wideband PLL in SiGe BiCMOS technology the spur power levels are measured and compared with theoretical expectations. The power in these spurs is minimized by layout techniques shielding the reference input buffer. Spur minimization by using a variable reference frequency is experimentally demonstrated. Based on this observation, a programmable integer-N PLL for driving the fractional-N synthesizer is suggested to reduce the worst-case spur level significantly.
More
Translated text
Key words
Fractional-N,Frequency synthesizers,Fractional spurs,Substrate spurs,Phase-locked loops (PLLs),Phase noise
AI Read Science
Must-Reading Tree
Example
Generate MRT to find the research sequence of this paper
Chat Paper
Summary is being generated by the instructions you defined