Clock tree optimization for Electromagnetic Compatibility (EMC)

ASP-DAC(2011)

引用 7|浏览5
暂无评分
摘要
Electromagnetic Interference (EMI) generated by electronic systems is increasing with operating frequency and shrinking process technologies. The clock distribution network is one of the major causes of on-chip EMI. In this paper, we discuss the EMI problem in clock tree design. Spectrum analysis shows that slew rate of clock signal is the main parameter determining the high-frequency spectral content distribution. This is the first work to consider maximum and minimum buffer slew rates in clock tree synthesis to reduce EMI. In this paper, we propose a dynamic programming algorithm to optimize the clock tree considering both traditional metrics and Electromagnetic Compatibility (EMC). Our experimental results show that slew can be controlled in a feasible range and high-frequency spectrum contents can be reduced without sacrificing the traditional metrics such as power and skew. With the efficient optimization and pruning method, the biggest benchmark is able to complete in four minutes.
更多
查看译文
关键词
clock tree synthesis,spectral content distribution,clock tree optimization,clock tree,slew rate,trees (mathematics),traditional metrics,clock distribution network,clock tree design,clock signal,shrinking process technology,clocks,electronic system,pruning method,electromagnetic interference,electromagnetic compatibility,on-chip emi,dynamic programming algorithm,emi problem,optimization method,dynamic programming,minimum buffer slew rate,spectrum analysis,heuristic algorithm,high frequency,merging,spectrum,tsv,through silicon via,modeling,chip,optimization,dimensional analysis
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要