Optimization for timing-speculated circuits by redundancy addition and removal

ETS(2013)

引用 2|浏览32
暂无评分
摘要
Integrated circuits suffer from severe variation effects with technology scaling, making their timing behavior increasingly unpredictable. Timing speculation is a promising technique to tackle this problem with the help of online timing error detection and correction mechanisms. In this paper, we propose to use redundancy addition and removal (RAR) technique to optimize timing-speculated circuits. By intentionally removing wires on those frequently-exercised critical paths and replacing them with wires on less critical ones (if possible), the proposed technique is able to greatly reduce the timing error rate of the circuit and improve its overall throughput, as shown in our experimental results on various benchmark circuits.
更多
查看译文
关键词
timing-speculated circuits,online timing error detection,integrated circuit reliability,integrated circuits,redundancy addition and removal technique,correction mechanisms,rar technique,technology scaling,critical paths,error probability,logic gates,optimization,throughput
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要