C-slow retimed parallel histogram architectures for consumer imaging devices.

IEEE Trans. Consumer Electronics(2013)

引用 5|浏览10
暂无评分
摘要
A parallel pipelined array of cells suitable for real-time computation of histograms is proposed. The cell architecture builds on previous work obtained via C-slow retiming techniques and can be clocked at 65 percent faster frequency than previous arrays. The new arrays can be exploited for higher throughput particularly when dual data rate sampling techniques are used to operate on single streams of data from image sensors. In this way, the new cell operates on a p-bit data bus which is more convenient for interfacing to camera sensors or to microprocessors in consumer digital cameras.
更多
查看译文
关键词
Histograms,Arrays,Clocks,Educational institutions,Registers,Consumer electronics
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要