An FPGA-based experimental evaluation of microprocessor core error detection with Argus-2.

SIGMETRICS '11: ACM SIGMETRICS International Conference on Measurement and Modeling of Computer Systems San Jose California USA June, 2011(2011)

引用 0|浏览1
暂无评分
摘要
Recently, several researchers have proposed schemes for low-cost, low-power error detection in the processor core. In this work, we demonstrate that one particular scheme, an enhanced implementation of the Argus framework called Argus-2, is a viable option for industry adoption. Using an FPGA prototype, we experimentally evaluate Argus-2's ability to detect errors due to (a) all possible single stuck-at faults in a given core and (b) a statistically significant number of double stuck-at faults, including pairs of faults that are randomly located and pairs that are spatially correlated on the chip.
更多
查看译文
关键词
microprocessor core error detection,fpga-based
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要