Reduced Order Modeling for RLC Interconnect Tree Using Hurwitz Polynomial

Analog Integrated Circuits and Signal Processing(2002)

引用 4|浏览7
暂无评分
摘要
We investigate on-chip RLC interconnect reduced order modeling problem. A provably realizable and stable model order reduction approach is proposed. To guarantee stability of reduced order circuits, we first employ a realizable reduction for load approximation to preserve the first three driving-point admittance coefficients. Then, we use Hurwitz polynomials to approximate the denominators of original rational transfer functions. We prove that stability can be guaranteed during a hierarchical analysis while circuit response moments can still be matched implicitly. We also give some experimental results to show the accuracy and efficiency of the proposed approach.
更多
查看译文
关键词
model order reduction,interconnect,inductance,timing,deep-submicron,VLSI
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要