Reliability Aware Through Silicon Via Planning For 3d Stacked Ics

DATE '09: Proceedings of the Conference on Design, Automation and Test in Europe(2009)

引用 19|浏览20
暂无评分
摘要
This work proposes reliability aware through silicon via (TSV) planning for the 3D stacked silicon integrated circuits (ICs). The 3D power distribution network is modeled and extracted in frequency domain which includes the impact of skin effect The worst case power noise of the 3D power delivery networks (PDN) with local TSV failures resulting from fabrication process or circuit operation is identified in both frequency and time domain. From the experimental results, it is observed that a single TSV failure could increase the maximum voltage variation up to 70% which should be considered in nanoscale ICs. The parameters of the 3D PDN are designed such that the power distribution is reliable under local TSV failures. The spatial distribution of the power noise, reliability and block out area is analyzed to enhance the reliability of the 3D PDN under local TSV failure(1).
更多
查看译文
关键词
elemental semiconductors,integrated circuit noise,integrated circuit reliability,power distribution reliability,silicon,3D power distribution network,3D stacked ICs,Si,power delivery networks,power noise,reliability,
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要