An ultra Low-voltage/Power-Efficient All-Digital Delay Locked Loop in 55 nm CMOS Technology.

JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS(2013)

引用 3|浏览16
暂无评分
摘要
This paper presents an all-digital delay locked loop (ADDLL) that uses asynchronous-deskewing technology and achieves low power/voltage, small jitter, fast locking, and high process, voltage, and temperature (PVT)-variation tolerance. The measurement results show that the maximum frequency is 100 MHz at 0.35 V with 19 mu W power dissipation, 62 ps peak-to-peak jitter, and 3 locking cycles. When operated at 0.5 V, the measured maximal operating clock frequency is 450 MHz with 12 ps peak-to-peak jitter, 6 locking cycles and 119 mu W power dissipation. The ADDLL is fabricated with 55 nm CMOS technology, and the active area is only 0.019 mm(2).
更多
查看译文
关键词
ADDLL,low voltage,fast locking,power-efficient
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要