Digital design from concept to prototype in hours

Y. Hsu,T. Liu,Tsai, F.S.,S. Lin, C. Yu,Hsu, Y.C., Liu, T.Y., Lin, S.Z.

Taipei(1994)

引用 14|浏览4
暂无评分
摘要
In this paper, we present a behavior synthesis system, called MEBS, for digital system design and prototyping. MEBS takes a VHDL behavior description, synthesizes it into structure, and translates it into a format which is ready for FPGA or standard-cell implementation. A VHDL description of a circuit may be described as several communicating processes at various levels of abstraction including algorithmic level, finite state machine with datapath (FSMD) level, register transfer (RT) level, and logic gate level. The synthesis tasks include transformation, scheduling, allocation, RTL module synthesis, memory synthesis, sequential synthesis, and I/O interface generation. During the synthesis process, an intermediate result can be written out in VHDL format for simulation and read back for synthesis. We have used the system to prototype a set of benchmark examples. A digital design can be realized within hours using this system
更多
查看译文
关键词
cellular arrays,field programmable gate arrays,finite state machines,hardware description languages,high level synthesis,logic CAD,scheduling,FPGA implementation,I/O interface generation,MEBS,RTL module synthesis,VHDL behavior description,algorithmic level,allocation,behavior synthesis system,digital system design,finite state machine,logic gate level,logic synthesis,memory synthesis,register transfer level,scheduling,sequential synthesis,standard-cell implementation
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要