Novel Approach to Reduce Source/Drain Series and Contact Resistance in High-Performance UTSOI CMOS Devices Using Selective Electrodeless CoWP or CoB Process

Electron Device Letters, IEEE(2007)

引用 7|浏览7
暂无评分
摘要
This letter reports a selective metal deposition process using an electrodeless technique for MOSFETs fabricated in an ultrathin silicon-on-insulator (UTSOI) substrate. A layer of metal (CoWP or CoB) is formed on the source and drain nickel and cobalt silicides without depositing on the dielectric spacers. Leakage current information, which is an indication of selectivity of the process, is presented in this letter. The shortest channel length of the UTSOI NMOSFETs is 20 nm, and the SOI thickness is 10 nm. The data show that excellent selectivity is achieved without increasing the leakage current of the transistors.
更多
查看译文
关键词
CMOS analogue integrated circuits,MOSFET,contact resistance,silicon-on-insulator,CMOS devices,MOSFET,cobalt silicides,contact resistance,dielectric spacers,electrodeless technique,leakage current information,metal deposition process,selective electrodeless CoWP,source-drain series,ultrathin silicon-on-insulator substrate,CMOS,CoB,CoWP,electrodeless (E-less),fully depleted silicon-on-insulator (FDSOI),raised source/drain (RSD),selective metal deposition,ultrathin silicon-on-insulator (UTSOI)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要