Techniques For In-Band Phase Noise Reduction In Delta Sigma Synthesizers

IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING(2003)

引用 102|浏览1
暂无评分
摘要
This paper reviews several techniques used to reduce the in-band phase noise contribution of DeltaSigma fractional-N frequency synthesizers. The paper develops several practical techniques for specifying the noise and linearity of components used in a DeltaSigma fractional-N synthesizer.As an example, it presents a synthesizer with an in-band phase noise floor of -97 dBc/Hz@10 KHz for an RF output frequency of 2.432 GHz and a reference frequency of 16 MHz. The synthesizer has a frequency resolution of 61 Hz and an on-chip crystal oscillator. The synthesizer was implemented in a 0.35-mum SiGe process and consumes 6 mA from a, 3 V supply. The in-band phase-noise, spurs, and power consumption of this synthesizer are each low and comparable to the state-of-the-art.
更多
查看译文
关键词
Bluetooth, Delta-Sigma, frequency modulation (FM), frequency-shift keying (FSK), Gausian frequency shift keying (GFSK), GMSK minimum shift keying (MSK), general packet radio service (GPRS), global system for mobile communications, (GSM), multimode, radio, satellite, Sigma-Delta, wireless
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要