Intergate Dielectric Engineering Toward Large P/E Window Planar NAND Flash

Electron Devices, IEEE Transactions  (2015)

引用 1|浏览30
暂无评分
摘要
The required transition from control gate wraparound to planar structure for NAND flash scaling below 20-nm node causes important loss of coupling factor. In order to recover the program/erase (P/E) window, we develop a novel intergate dielectric (IGD) stack. Simulations identify an ideal three-layer structure that reduces leakage through the IGD and thus improves the memory window at controlled equivalent oxide thickness. A thorough materials investigation allowed to fabricate such three-layer IGD stacks, demonstrating more than 18 V P/E window, good retention, and endurance.
更多
查看译文
关键词
crystallinity,nand flash,nand flash.,dielectric leakage,hybrid floating gate (hfg),intergate dielectric (igd),dielectric materials,tin,capacitors
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要