Steamroller Module and Adaptive Clocking System in 28 nm CMOS

Solid-State Circuits, IEEE Journal of  (2015)

引用 45|浏览15
暂无评分
摘要
This work describes the physical design implementation of the AMD “Steamroller” module and adaptive clocking system that are both integral pieces of the AMD Kaveri APU SoC which was implemented using a 28 nm high-K metal gate Bulk CMOS process. The Steamroller module occupies 29.47 mm 2 and contains 236 million transistors. Various aspects of the core design are covered including the power and timing methodologies as well as design challenges moving from 32 nm SOI to 28 nm Bulk CMOS. Adaptive clocking, one of the key features used for core power efficiency, is described in detail.
更多
查看译文
关键词
CMOS digital integrated circuits,clocks,high-k dielectric thin films,system-on-chip,AMD Kaveri APU SoC,AMD Steamroller module,adaptive clocking system,core power efficiency,high-k metal gate bulk CMOS process,power methodology,size 32 nm to 28 nm,timing methodology,28 nm CMOS,flip-flops,high-frequency CMOS design,microprocessors,power efficiency
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要