Latch-up Protection Design with Corresponding Complementary Current to Suppress the Effect of External Current Triggers

Device and Materials Reliability, IEEE Transactions  (2015)

引用 5|浏览1
暂无评分
摘要
The robustness against latchup in the integrated circuits (ICs) can be improved by supporting complementary current at the pad under latch-up current test (I-test). By inserting additional junctions to form parasitic bipolar sensors, the external trigger can be monitored and the ESD-protection devices can be applied to provide such current and decrease the related perturbation to the internal circuits. The proposed design and the previous work with single guard ring have been fabricated in the same 0.5-um 5-V process. The experimental results confirm the enhanced latch-up tolerance of this work and the practicability in the SOC era
更多
查看译文
关键词
latchup,electrostatic discharge (esd) protection,guard ring,electrostatic discharge,soc,latch up,integrated circuits,sensors,cmos integrated circuits,system on chip,integrated circuit design,layout
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要