A 3.9 μs settling-time fractional spread-spectrum clock generator using a dual-charge-pump control technique for Serial-ATA applications

Periodicals(2015)

引用 0|浏览0
暂无评分
摘要
AbstractA low-jitter fractional spread-spectrum clock generator (SSCG) utilizing a fast-settling dual-charge-pump (CP) technique is developed for serial-advanced technology attachment (SATA) applications. The dual-CP architecture reduces a design area to 60% by shrinking an effective capacitance of a loop filter.Moreover, the settling-time is reduced by 4 ??s tocharge a current tothe capacitor by only main-CP in initial period in settling-time. The SSCG is fabricated in a 0.13 ??m CMOS and achieves settling time of 3.91 µs faster than 8.11 µs of a conventional SSCG. The randomjitter and total jitter at 250 cycles at 1.5GHz are less than 3.2 and 10.7 psrms, respectively. The triangular modulation signal frequency is 31.5 kHz and the modulation deviation is from -5000 ppm to 0 ppm at 1.5GHz.The EMI reduction is 10.0 dB. The design area and power consumption are 300 × 700 µm and 18mW, respectively.
更多
查看译文
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要