谷歌浏览器插件
订阅小程序
在清言上使用

Intra-channel Reconfigurable Interface for TSV and Micro Bump Fault Tolerance in 3-D RAMs

ATS(2014)

引用 2|浏览28
暂无评分
摘要
Three-dimensional (3-D) integration using through-silicon-via (TSV) is an emerging technology for integrated circuit (IC) design. It has been used in DRAM die stacking extensively. However, yield remains a key issue for volume production of 3-D RAMs. In this paper, we present a point-to-point interconnection structure derived from bus and propose a fault tolerance interface scheme for TSVs and micro bumps to enhance their manufacturing yield in the 3-D RAMs. The interconnection structure is inherently redundant and thus can replace defective TSVs or micro bumps without using repair circuits. Global and local reconfiguration approaches are proposed which benefit distinct situations of the 3-D RAM. Analyses show that the proposed intra-channel reconfigurable interconnection scheme can improve the yield of the 3-D RAM effectively. Compared to the previous solution using an inter-channel reconfigurable interconnection scheme, the yield improvement can be as large as 23% which is very significant.
更多
查看译文
关键词
yield enhancement,integrated circuit interconnections,repair circuits,random-access storage,intra-channel reconfigurable interface,interface,local reconfiguration approaches,three-dimensional integrated circuits,point-to-point interconnection structure,through-silicon-via,fault tolerance,tsv,micro bump fault tolerance,global reconfiguration approaches,3-d ic,manufacturing yield,yield improvement,three-dimensional integration,dram,logic design,integrated circuit design,3d ram,integrated circuit yield,intra-channel reconfigurable interconnection scheme,fault tolerance interface scheme,defective tsv,dram die stacking,volume production,3-d ic, dram, fault tolerance, interface, tsv, yield enhancement
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要