Performance enhancement of a novel P-type junctionless transistor using a hybrid poly-Si fin channel

Electron Devices Meeting(2014)

引用 21|浏览6
暂无评分
摘要
The hybrid poly-Si fin channel junctionless (JL) field-effect transistors (FET) are fabricated first. This novel devices show stable temperature/reliability characteristics, and excellent electrical performances in terms of a steep SS (64mV/dec), a high Ion/Ioff current ratio (>107) and a small DIBL (3mV/V) by reducing the effective channel thickness that is caused by the hybrid P+ channel and n-type substrate (hybrid P/N) junction. In addition, the novel P/N JL-TFT shows smaller series resistance and less current crowding than convectional JL-TFT with ultra-thin channel. Furthermore, our device can be supported by simulated results using technology computer-aided design (TCAD) simulation. Hence, the proposed hybrid P/N JL-TFTs are highly promising for future further scaling.
更多
查看译文
关键词
mosfet,semiconductor device models,semiconductor device reliability,silicon,thermal analysis,thin film transistors,fet,p-n jl-tft,p-type junctionless transistor,si,tcad simulation,field-effect transistors,hybrid p-n junction,hybrid fin channel,n-type substrate,technology computer-aided design simulation
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要