13.1 A 1Gb 2GHz embedded DRAM in 22nm tri-gate CMOS technology

Solid-State Circuits Conference Digest of Technical Papers(2014)

引用 66|浏览91
暂无评分
摘要
CMOS technology scaling continues to drive higher levels of integration in VLSI design, which adds more compute engines on a die. To meet the overall performance-scaling needs, high-speed and high-bandwidth memory is becoming increasingly important. Conventional VLSI systems often rely on on-die SRAMs to address the performance gap between CPU and main memory, DRAM. However, with the rapid growth in capacity needs for high-performance memory, SRAM is not always sufficient to meet the demands of bandwidth-intense applications. Embedded DRAM (eDRAM) has been explored as an alternative to satisfy the high-performance and density needs in memory [1-3]. In this paper, a high-performance eDRAM based on a 22nm tri-gate CMOS technology is introduced. This eDRAM technology enables the integration of an eDRAM cell into the logic technology platform [4]. The design features a well-balanced configuration to achieve both optimal array efficiency and bandwidth. By leveraging the high-performance and low-voltage tri-gate transistor at 22nm generation, the eDRAM achieves a wide range in operating voltage, from 1.1V down to 0.7V, which is essential for low-power logic applications.
更多
查看译文
关键词
cmos memory circuits,dram chips,vlsi,logic design,low-power electronics,cmos technology scaling,cpu,vlsi design,edram,embedded dram,frequency 2 ghz,high-bandwidth memory,high-speed memory,logic technology,low-power logic,low-voltage tri-gate transistor,size 22 nm,voltage 0.7 v,voltage 1.1 v,low power electronics
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要