3.5 A 1.0-to-2.5GHz beamforming receiver with constant-Gm vector modulator consuming < 9mW per antenna element in 65nm CMOS

Solid-State Circuits Conference Digest of Technical Papers(2014)

引用 23|浏览6
暂无评分
摘要
Beamforming phased-array receivers aim to increase receiver sensitivity and reject interferers in the spatial domain [1,2]. A receiver with programmable phase shift and high linearity is crucial to cope with interference. Switched-capacitor vector modulators can provide adequate phase shift and linearity [3,4], but so far, at the cost of a high power consumption. As power consumption increases linearly with the number of antenna elements, it is one of the bottlenecks hindering commercialization of beamforming. In this paper, we demonstrate several design techniques on architectural and circuit levels, to reduce the power consumption per element, while still achieving competitive Spurious Free Dynamic Range (SFDR).
更多
查看译文
关键词
cmos integrated circuits,uhf antennas,uhf integrated circuits,antenna phased arrays,array signal processing,interference suppression,modulators,radio receivers,switched capacitor networks,cmos integrated circuit,sfdr,spurious free dynamic range,antenna element,beamforming phased-array receivers,circuit levels,constant-gm vector modulator,frequency 1.0 ghz to 2.5 ghz,interferer rejection,power consumption,programmable phase shift,receiver sensitivity,size 65 nm,spatial domain,switched-capacitor vector modulators,beamforming,switched capacitor
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要