26.5 An 8-to-16Gb/s 0.65-to-1.05pJ/b 2-tap impedance-modulated voltage-mode transmitter with fast power-state transitioning in 65nm CMOS

Solid-State Circuits Conference Digest of Technical Papers(2014)

引用 10|浏览26
暂无评分
摘要
Future processor I/Os must aggressively improve per-channel data-rates and energy efficiency to meet projected system bandwidth demands. These constraints necessitate the design of ultra-low-power serial-link transmitters that can efficiently incorporate equalization to compensate for channel losses, while enabling fast power-state transitioning to leverage dynamic power scaling. In this work, a scalable-data-rate voltage-mode transmitter is presented that introduces two main innovations. First, an impedance-modulated 2-tap equalizer is adopted that employs analog control of the equalizer taps, thereby obviating output driver segmentation. Second, fast power-state transitioning is achieved using a replica-biased voltage regulator to power the output stages of multiple channels and per-channel injection-locked oscillators (ILO) that can be rapidly disabled. Furthermore, capacitively driven low-swing global clock distribution and automatic phase calibration of the local ILO-generated quarter-rate clocks enables improved energy efficiency with aggressive supply scaling.
更多
查看译文
关键词
cmos integrated circuits,equalisers,injection locked oscillators,low-power electronics,radio transmitters,cmos,analog control,automatic phase calibration,bit rate 8 gbit/s to 16 gbit/s,capacitively driven low-swing global clock distribution,channel losses,dynamic power scaling,energy efficiency,equalizer taps,impedance-modulated 2-tap equalizer,injection-locked oscillators,local ilo-generated quarter-rate clocks,per-channel data-rates,processor i/o,replica-biased voltage regulator,scalable-data-rate voltage-mode transmitter,size 65 nm,supply scaling,system bandwidth demands,ultra-low-power serial-link transmitters,low power electronics
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要