Energy-efficient charge-average switching DAC with floating capacitors for SAR ADC

Electronics Letters  (2014)

引用 3|浏览1
暂无评分
摘要
An energy-efficient capacitor switching digital-to-analogue converter (DAC) is proposed for successive-approximation register analogue-to-digital converters (SAR ADCs). The proposed charge-average switching with floating capacitors (CASFCs) DAC disconnects the most significant bit (MSB) capacitors from the capacitor array after determining the MSB. The switching energy of the proposed CASFC DAC is lower than that of the recently published DAC, because the CAS technique is only employed in the CASFC DAC, while both the traditional and CAS methods are used in the previous DAC depending on inputs. In addition, the energy during the reset period is also minimised because the floated MSB capacitors do not consume the reset energy. The CASFC DAC reduces the switching energy with and without reset by 64.4 and 37.5%, respectively, compared with the aforementioned previous DAC.
更多
查看译文
关键词
analogue-digital conversion,capacitors,digital-analogue conversion,flip-flops,adc,dac,sar,analog-to-digital converters,charge-average switching,digital-to-analog converter,energy-efficient capacitor switching,floating capacitors,most significant bit capacitors,successive-approximation register
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要